### VerilogParser – Guide

VerilogParser is a C++ library that can be used to convert a Verilog gate level netlist file into a graph. The output graph can be used to display information about the circuit and simulate the circuit's outputs.

The nodes represent the gates in the circuit as well as the IO ports. The edges represent the wires connecting these nodes.

For example the following Verilog module represents this circuit:

```
module FullAdder (A, B, S, Cin, Cout);
  // IO ports
  input A;
  input B;
  input Cin;
  output Cout;
  output S;
  // Wires
  wire w0;
  wire w1;
  wire w2;
  wire w3;
  // Gates
  xor xr1 (w1, A, B);
  xor xr2 (S, w1, Cin);
and a1 (w2, w1, Cin);
  and a2 (w3, A, B);
  or o1 (Cout, w2, w3);
endmodule
```



This circuit will be converted into a graph as shown below.



## Nodes:

| Node index | Name | Туре        | IsInput | IsOutput |  |
|------------|------|-------------|---------|----------|--|
| 0          | Α    | Input Port  | Υ       | N        |  |
| 1          | В    | Input Port  | Υ       | N        |  |
| 2          | Cin  | Input Port  | Υ       | N        |  |
| 3          | Cout | Output Port | N       | Υ        |  |
| 4          | S    | Output Port | N       | Υ        |  |
| 5          | xr1  | xor         | N       | N        |  |
| 6          | xr2  | xor         | Ν       | N        |  |
| 7          | a1   | and         | N       | N        |  |
| 8          | a2   | and         | N       | N        |  |
| 9          | о1   | or          | N       | N        |  |

# Nodes Graph (Adjacency Matrix):

|      | Α | В | Cin | Cout | S | xr1 | xr2 | a1 | a2 | о1 |
|------|---|---|-----|------|---|-----|-----|----|----|----|
| Α    | 0 | 0 | 0   | 0    | 0 | 1   | 0   | 0  | 1  | 0  |
| В    | 0 | 0 | 0   | 0    | 0 | 1   | 0   | 0  | 1  | 0  |
| Cin  | 0 | 0 | 0   | 0    | 0 | 0   | 1   | 1  | 0  | 0  |
| Cout | 0 | 0 | 0   | 0    | 0 | 0   | 0   | 0  | 0  | 0  |
| S    | 0 | 0 | 0   | 0    | 0 | 0   | 0   | 0  | 0  | 0  |
| xr1  | 0 | 0 | 0   | 0    | 0 | 0   | 1   | 1  | 0  | 0  |
| xr2  | 0 | 0 | 0   | 0    | 1 | 0   | 0   | 0  | 0  | 0  |
| a1   | 0 | 0 | 0   | 0    | 0 | 0   | 0   | 0  | 0  | 1  |
| a2   | 0 | 0 | 0   | 0    | 0 | 0   | 0   | 0  | 0  | 1  |
| о1   | 0 | 0 | 0   | 1    | 0 | 0   | 0   | 0  | 0  | 0  |

#### **Usage Examples:**

#### Example 1: Display circuit properties and IO ports

```
// Example 1
Circuit circuit;
circuit.parseFile("FullAdder.v");
// Display circuit properties
cout << "Module name:</pre>
                                  " << circuit.getModuleName() << endl;
cout << "Number of nodes:</pre>
                                 " << circuit.getNodesCount() << endl;
cout << "Number of inputs: " << circuit.getInputNodesCount() << endl;</pre>
cout << "Number of outputs: " << circuit.getOutputNodesCount() << endl;</pre>
cout << "Number of gates: " << circuit.getGatesCount() << endl;</pre>
cout << endl;</pre>
// Traverse the input nodes only
cout << "Input Nodes:" << endl;</pre>
for (int i = 0; i < circuit.getInputNodesCount(); i++) {
    cout << " " << circuit.inputNode(i).getName() << endl;</pre>
cout << endl;</pre>
// Traverse the output nodes only
cout << "Output Nodes:" << endl;</pre>
for (int i = 0; i < circuit.getOutputNodesCount(); i++) {</pre>
    cout << " " << circuit.outputNode(i).getName() << endl;</pre>
cout << endl;</pre>
```

#### Example 2: Display the adjacency matrix

```
// Example 2
Circuit circuit;
circuit.parseFile("FullAdder.v");

// Display the adjacency matrix
cout << " Adjacency matrix: " << endl << endl;
for (int i = 0; i < circuit.getNodesCount(); i++) {
    cout << " ";

    for (int j = 0; j < circuit.getNodesCount(); j++) {
        cout << circuit[i][j];
      }
    cout << endl;
}

cout << endl;</pre>
```

#### Example 3: Display Nodes' properties

```
// Example 3
Circuit circuit;
circuit.parseFile("FullAdder.v");
// Display all the nodes in the circuit
cout << "All nodes: " << endl;</pre>
for (int i = 0; i < circuit.getNodesCount(); i++) {
    cout << " " << circuit.node(i).getType() << " " << circuit.node(i).getName() << endl;</pre>
cout << endl;</pre>
// Access a certain node
                                                           // access a node by its index
Node X = circuit.node(6);
Node B = circuit.node("B");
                                                           // access a node by its name
// Display properties of a certain node
cout << "Node properties:" << endl;</pre>
cout << " name: " << X.getName() << endl;
cout << " type: " << X.getType() << endl;</pre>
cout << " type: " << X.getType() << end1;
cout << " is input: " << (X.isInputPort() ? "Yes" : "No") << end1;
cout << " is output: " << (X.isOutputPort() ? "Yes" : "No") << end1;
cout << " is gate: " << (X.isGate() ? "Yes" : "No") << end1;
cout << " trise: " << X.getTRise() << end1;
cout << " tfall: " << X.getTFall() << end1;</pre>
cout << endl;</pre>
// Check the input connections of a certain node
cout << "Inputs: " << endl;
for (int i = 0; i < X.getInputsCount(); i++) {</pre>
      Node t = X.inputNode(i);
      cout << " " << t.getType() << " " << t.getName() << endl;</pre>
cout << endl;</pre>
// Check the output connections of a certain node cout << "Outputs: " << endl;
 for (int i = 0; i < X.getOutputsCount(); i++) {</pre>
      Node t = X.outputNode(i);
cout << " " << t.getType() << " " << t.getName() << endl;</pre>
cout << endl;</pre>
```

#### Example 4: Depth first search graph traversal using the adjacency matrix (display the DFS visit order)

```
// Example 4
Circuit circuit;
circuit.parseFile("FullAdder.v");
// Depth first search
int order = 0;
vector<int> visitOrder(circuit.getNodesCount(), 0);
for (int i = 0; i < circuit.getInputNodesCount(); i++) {</pre>
   string nodeName = circuit.inputNode(i).getName();
   int nodeIndex = circuit.getNodeIndex(nodeName);
   stack<int> S;
   S.push(nodeIndex);
   while (!S.empty()) {
       int s = S.top();
       S.pop();
       if (visitOrder[s] < 1) {</pre>
           visitOrder[s] = ++order;
           for (int j = circuit.getNodesCount() - 1; j >= 0; j--)
               if (circuit[s][j] == 1)
                  S.push(j);
   }
}
for (int i = 0; i < visitOrder.size(); i++) {</pre>
```